# DESIGN A MASTER DEVICE WITH AVALON MASTER INTERFACE

**Kiet Tran** 



11/2023

## **AGENDA**

- **⋄**Overview Avalone Master ports
- ❖Basic transform from Master
- ❖Master Design
- FSM
- **\***Simulation
- Assignment

## MASTER DEVICE





| Table 2: Avalon Master Port Signals |       |           |          |                                                                                                                                                                                      |
|-------------------------------------|-------|-----------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Signal Type                         | Width | Direction | Required | Description                                                                                                                                                                          |
| Fundamental Sign                    | als   |           |          |                                                                                                                                                                                      |
| clk                                 | 1     | In        | Yes      | Synchronization clock<br>for the Avalon slave<br>interface. All signals are<br>synchronous to clk.                                                                                   |
| waitrequest                         | 1     | In        | Yes      | Forces the master port to wait until the Avalon switch fabric is ready to proceed with the transfer.                                                                                 |
| address                             | 1-32  | Out       | Yes      | Address lines from the master port to the Avalon switch fabric.  The address signal represents a byte address. However, the master port must assert address on word boundaries only. |
| read                                | 1     | Out       | No       | Read request signal from master port. Not required if master port                                                                                                                    |

| Table 2: Avalon Master Port Signals |                        |           |          |                                                                                                                                            |
|-------------------------------------|------------------------|-----------|----------|--------------------------------------------------------------------------------------------------------------------------------------------|
| Signal Type                         | Width                  | Direction | Required | Description                                                                                                                                |
|                                     |                        |           |          | never performs read transfers.                                                                                                             |
|                                     |                        |           |          | If used, readdata or data must also be used.                                                                                               |
| readdata                            | 8,16,32,64,<br>128 (1) | In        | No       | Data lines from the<br>Avalon switch fabric for<br>read transfers. Not<br>required if the master<br>port never performs read<br>transfers. |
|                                     |                        |           |          | If used, read must also<br>be used, and data<br>cannot be used.                                                                            |
| write                               | 1                      | Out       | No       | Write request signal from master port. Not required if the master port never performs write transfers.                                     |
|                                     |                        |           |          | If used, writedata or data must also be used.                                                                                              |
| writedata                           | 8,16,32,64,<br>128 (1) | Out       | No       | Data lines to the Avalon<br>switch fabric for write<br>transfers. Not required if<br>the master port never<br>performs write transfers.    |
|                                     |                        |           |          | If used, write must also be used, and data cannot be used.                                                                                 |
| byteenable                          | 0,2,4,8, 16            | Out       | No       | Byte-enable signals to<br>enable specific byte<br>lane(s) during write<br>transfers to memories of<br>width greater than 8 bits.           |
|                                     |                        |           |          | The master port must assert all byteenable lines during read transfers.                                                                    |
| Pipeline Signals                    |                        |           |          |                                                                                                                                            |
| readdatavalid                       | 1                      | In        | No       | Used for pipelined read transfers with latency.                                                                                            |

| Table 2: Avalon Master Port Signals |                    |           |          |                                                                                                                                                                                                                                                                                                                                      |
|-------------------------------------|--------------------|-----------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Signal Type                         | Width              | Direction | Required | Description                                                                                                                                                                                                                                                                                                                          |
|                                     |                    |           |          | Indicates that valid data from the Avalon switch fabric is present on the readdata lines. Required if the master is pipelined.                                                                                                                                                                                                       |
| flush                               | 1                  | Out       | No       | Used for pipelined read transfers. The master port asserts flush to clear any pending transfers in the pipeline.                                                                                                                                                                                                                     |
| Burst Signals                       |                    |           |          |                                                                                                                                                                                                                                                                                                                                      |
| burstcount                          | 2-32               | Out       | No       | Used for burst transfers.<br>Indicates the number of<br>transfers in a burst.                                                                                                                                                                                                                                                        |
| Flow Control Sign                   | als                |           |          |                                                                                                                                                                                                                                                                                                                                      |
| endofpacket                         | 1                  | In        | No       | Used for transfers with<br>flow control. Indicates<br>an end-of-packet<br>condition from the<br>Avalon switch fabric.<br>Implementation is<br>peripheral specific.                                                                                                                                                                   |
| Tristate Signals                    |                    |           |          |                                                                                                                                                                                                                                                                                                                                      |
| data                                | 8,16,32,64,<br>128 |           |          | Bidirectional read and write data for tristate master ports.  If used, readdata and writedata cannot be used.                                                                                                                                                                                                                        |
| Other Signals                       |                    |           |          |                                                                                                                                                                                                                                                                                                                                      |
| irq                                 | 1, 32              | In        | No       | Indicates when one or more slave ports have requested an interrupt. If irg is a 32-bit vector, each line corresponds directly to the irg signal on a slave port, with no inherent assumption of priority. If irg is one bit wide, it is the logical OR of all slave irg signals, and the interrupt priority is encoded on irgnumber. |

#### 4.1.1. waitrequest

The waitrequest signal is a master port input that indicates that the Avalon switch fabric is not ready to proceed with a transfer. There is one golden rule that applies to all master transfers: Obey the waitrequest signal.

At the start of all transfers, a master port asserts the appropriate signals to initiate the transfer, and then waits until the Avalon switch fabric deasserts waitrequest.

The Avalon switch fabric deasserts waitrequest when not performing a transfer with a master port.

#### 4.1.2. address

Master addresses represent byte addresses, regardless of the data-width of the master port. A master port can assert only addresses aligned to word boundaries, based on the master port's data width. For example, a 32-bit master port can assert only addresses aligned to 4-byte boundaries, such as 0x00, 0x04, 0x08, 0x0C, etc. In this case, the Avalon switch fabric ignores the lower two bits of address. To write to a specific byte within a data word, the master port must use the byteenable signal.

#### 4.1.3. readdata & writedata

The readdata and writedata signals carry the data associated with a transfer. A master port can use one, none, or both of these signals. These signals must be 8, 16, 32, 64, or 128 bits wide. If a master port uses both readdata and writedata, the widths must be equal for both signals.

#### 4.1.4. read & write

The read and write signals are 1-bit outputs from the master port to indicate when it is about to start a new read or write transfer.

The timing diagrams of transfers below demonstrate each transfer as an isolated event, but under realistic circumstances transfers can occur in succession. For example, after the master port terminates a read transfer, it can continue asserting read to assert another read transfer on the next cycle.

#### 4.1.5. byteenable

The byteenable signal is a vector signal with one line for every byte lane in writedata. During write transfers, a master port greater than 8 bits wide can assert the byteenable signal to specify which byte lane(s) to write.

A master port must assert all byteenable lines during read transfers.

Table 4 shows some example cases of byteenable during write transfers for a 32-bit master port.

| Table 4: Byte-Enable Example for a 32-Bit Slave Port |                      |  |
|------------------------------------------------------|----------------------|--|
| Byteenable [30]                                      | Write Action         |  |
| 1111                                                 | Write full 32-bits   |  |
| 0011                                                 | Writes lower 2 bytes |  |
| 1100                                                 | Writes upper 2 bytes |  |
| 0001                                                 | Write byte 0 only    |  |
| 0100                                                 | Write byte 2 only    |  |

Figure 15: Master Read Transfer with Wait-States



#### Notes to Figure 15:

- (A) First cycle starts on the rising edge of clk.
- (B) Master asserts valid address, byteenable and read.
- (C) Avalon switch fabric asserts waitrequest before the next rising edge of clk.
- (D) Master port accepts waitrequest at the rising edge of clk. This cycle becomes a wait-state.
- (E-F) As long as waitrequest is asserted, master port holds all outputs constant.
- (G) Valid readdata returns from Avalon switch fabric.
- (H) Avalon switch fabric deasserts waitrequest.
- (I) Master port captures readdata on the next rising edge of clk and deasserts all outputs. The read transfer ends here, and the next cycle could be the start of another transfer.

Figure 17: Master Write Transfer with Wait-States



#### Notes to Figure 17:

- (A) First cycle starts on the rising edge of clk.
- (B) Master asserts valid address, writedata and write.
- (C) waitrequest is asserted at the rising edge of clk, so this cycle becomes the first wait-state. Master holds all outputs constant.
- (D) waitrequest is asserted at the rising edge of clk again, so this becomes the second wait-state. Master holds all outputs constant.
- (E) Avalon switch fabric deasserts waitrequest.
- (F) waitrequest is not asserted at the rising edge of clk, so master deasserts all outputs, and the write transfer terminates. Another read or write transfer may follow on the next cycle.

Figure 20: Master Pipelined Read Transfer



#### *Notes to Figure 20:*

- (A) Master initiates a read transfer by presenting address and read for the address phase of the new transfer.
- (B) Avalon switch fabric is asserting waitrequest, so the master port waits and asserts address and read for another cycle.
- (C) The Avalon switch fabric deasserts waitrequest, and captures address at the next rising edge of clk. readdatavalid is not asserted, so master does not capture readdata.
- (D) The Avalon switch fabric captures a new address at the rising edge of clk. readdatavalid is not asserted, so master does not capture readdata.
- (E) The Avalon switch fabric captures a new address at the rising edge of clk (making a total of three pending transfers). readdatavalid is asserted, so the master captures valid readdata (data 1).
- (F) readdatavalid is not asserted, so master does not capture readdata.
- (G) readdatavalid is not asserted, so master does not capture readdata.
- (H) readdatavalid is asserted, so master captures valid readdata (data 2).
- (I) Master presents address and read for a new read transfer.
- (J) readdatavalid is not asserted, so master does not capture readdata. Master asserts flush, causing the Avalon switch fabric to flushes the pending transfer (address 3). Avalon switch fabric captures the new address.
- (K) readdatavalid is asserted, so master captures valid readdata (data 4). At this point, no transfers are pending.

# SYSTEM



## DMA — DIRECT MEMORY ACCESS

#### 1.What is DMA?

- 1. DMA stands for Direct Memory Access.
- 2. It's a feature that enhances the data transfer capabilities of a computer system.

#### 2.Why Use DMA?

- 1. DMA allows data to be transferred between memory and peripheral devices without CPU involvement.
- 2. This offloads the CPU, freeing it for other tasks.

#### 3. Key Features of DMA

- **1. Faster Data Transfer**: DMA can transfer data more quickly and efficiently than the CPU.
- **2. Reduced CPU Overhead:** DMA reduces the burden on the CPU, improving overall system performance.

## DMA CORE



# CONCEPT



# FIFO CONNECTION



# CONTROL/STATUS

| Offset - | Name          | Access 🔽 | Description                                                                                                                                                                                                                                                         |
|----------|---------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0        | Control       | R/W      | Control register Bit 0 - Start . Start DMA operation. This bit is auto clear when DMA done. Bit 1 - FIFO_Clear. Clear FIFO data                                                                                                                                     |
| 1        | Read address  | R/W      | Start address for reading                                                                                                                                                                                                                                           |
| 2        | Write address | R/W      | Start address for write                                                                                                                                                                                                                                             |
| 3        | Length        | R/W      | Length of data (byte)                                                                                                                                                                                                                                               |
|          |               |          | Status register Bit 0: Start. Start = 1, DMA is running, else DMA is idle Bit 1: FIFO clear. This bit is mirror of FIFO_Clear bit in control register. Bit 2: FIFO empty. Bit 3: FIFO full. Bit 4: DMA done. This bis is auto cleared when the Start bit in Control |
| 4        | Status        | R        | register is set to 1.                                                                                                                                                                                                                                               |

## READ FSM



- The start\_trigger is a rising edge pulse of start bit.
- In state "r\_incr", address is increase by 4.

## WRITE FSM w\_idle ~fifo\_empty fifo\_empty w\_fifo\_read ~fifo\_empty master\_write\_done ~master\_write\_done wait\_request\_write w\_request ~wait\_request\_write w\_incr

In state "w\_incr", address is increase by 4.

# SOFTWARE SEQUENCE

- >Set start read address
- >Set start write address
- ➤ Set length
- >Set enable start bit in control register
- >SW polling the "done" bit in status register to check DMA is done of not
  - ➤ If DMA done -> break



Master read -> read from onchip\_memory\_2\_1
Master write -> write to onchip\_memory\_2\_2

Generate testbench



```
from 0->7
#include "sys/alt stdio.h"
#include "system.h"
void init mem1(){
   volatile int* mem ptr = (int *) ONCHIP MEMORY2 1 BASE;
   int i = 0:
   for (i = 0; i < 8; i++){
       *(mem ptr + i) = i;
                                                             Write:
int main()
                                                             Start address
 alt putstr("Hello from Nios II!\n");
 init meml();
                                                             Write address
 volatile int* dma_ptr = (int*)(DMA_CORE_0_BASE);
 volatile int* mem2 ptr = (int*) (ONCHIP MEMORY2 2 BASE);
                                                             Length
 unsigned int status = 0;
 unsigned int i = 0;
                                                             Enable start bit
 /*init DMA*/
 *(dma ptr + 1) = ONCHIP MEMORY2 1 BASE;
 *(dma_ptr + 2) = ONCHIP_MEMORY2 2 BASE;
 *(dma ptr + 3) = 32;
 *(dma ptr + 0) = 1;
                                                               Polling DMA_DONE bit
 /* Event loop never exits. */
 while (1) {
     status = *(dma ptr + 4);
     if ((status & 0x10) == 0x10) {
         alt putstr("Dma Done\n");
                                                                     Print data from onchip_2_2
         for (i = 0; i < 32/8; i++){
            printf ("mem2[%d] = %d\n", i, *(mem2 ptr + i));
         break;
                    Create SW project on Eclipse
 return 0;
                   with code like this.
```

Init data in onchip\_2\_1 with value





Run simulation





Set read address

Set write address Set length

length Enable start bit

```
sim:/system_tb/system_in:
# Hello from Nios II!
# Dma Done
# mem2[0] = 0
# mem2[1] = 1
# mem2[2] = 2
# mem2[3] = 3
```

Start = 1 after enabled by SW



This start, FSM assert address + read signal



Start trigger is a rising edge of start

Read start change from r\_idle to r\_request.

Read data valid indicate data arrived is true

Wait request is zero, start change to r\_incr and increase address by 4

```
sim:/system_tb/system_in:
# Hello from Nios II!
# Dma Done
# mem2[0] = 0
# mem2[1] = 1
# mem2[2] = 2
# mem2[3] = 3
```

Wait request = 1 → hold start request more a cycle

Result from simulation console

# **RESOURCE**

Link project: <a href="mailto:DMA\_Master.7z">DMA\_Master.7z</a>

## **ASSIGNMENT**

- Design a module named as "Sort\_Array":
- Has DMA read to read 32 input element from Memory.
- Sort 32 element from smallest to largest.
- Store 32 elements into a FIFO and read-out by software by order.

#### Submit:

- ❖ RTL code + Testbench
- ❖ Report: diagram + waveform + explanation

## SUBMIT PREVIOUS ASSIGNMENT

• Link: <a href="https://forms.office.com/r/QSM71nbwNb">https://forms.office.com/r/QSM71nbwNb</a>

■ End time: 08/11/2023 – 9h00 PM

